renaming and formatting chores

This commit is contained in:
45Tatami 2024-04-10 22:14:38 +02:00
parent 24c3880224
commit a6e7572f72
2 changed files with 50 additions and 51 deletions

View File

@ -108,40 +108,39 @@ impl GameBoy {
} }
} }
fn op_ld(&mut self, dst: Loc, src: Loc, modifier: i8) { fn op_ld(&mut self, dst: ValSrc, src: ValSrc, modifier: i8) {
let pc = self.pc as usize; let pc = self.pc as usize;
let (val, src_adr) = match src { let (val, src_adr) = match src {
Loc::Reg(i) => (self.reg[i as usize], i as usize), ValSrc::Reg(i) => (self.reg[i as usize], i as usize),
Loc::Val => (self.mem[pc + 1], 0), ValSrc::Direct => (self.mem[pc + 1], 0),
Loc::Mem(ref src) => match src { ValSrc::Mem(ref src) => match src {
AddrLoc::Reg(reg) => { AddrLoc::Reg(reg) => {
let mem_loc = self.reg[*reg] as usize; let mem_loc = self.reg[*reg] as usize;
(self.mem[mem_loc], mem_loc) (self.mem[mem_loc], mem_loc)
} }
AddrLoc::Mem => todo!(), AddrLoc::Direct => todo!(),
AddrLoc::Val => todo!(),
} }
Loc::HMem(_) => todo!(), ValSrc::HMem(_) => todo!(),
}; };
let (dst_ref, dst_adr) = match dst { let (dst_ref, dst_adr) = match dst {
Loc::Mem(ref src) => match src { ValSrc::Mem(ref src) => match src {
AddrLoc::Val => { AddrLoc::Direct => {
let adr = self.read16(pc) as usize; let adr = self.read16(pc) as usize;
(&mut self.mem[adr], adr) (&mut self.mem[adr], adr)
} }
_ => todo!(), _ => todo!(),
}, },
Loc::HMem(ref src) => match src { ValSrc::HMem(ref src) => match src {
AddrLoc::Val => { AddrLoc::Direct => {
let adr = self.mem[pc + 1] as usize + 0xFF00; let adr = self.mem[pc + 1] as usize + 0xFF00;
(&mut self.mem[adr], adr) (&mut self.mem[adr], adr)
} }
_ => todo!(), _ => todo!(),
}, },
Loc::Reg(r) => (&mut self.reg[r as usize], r as usize), ValSrc::Reg(r) => (&mut self.reg[r as usize], r as usize),
Loc::Val => panic!("val as destination should not be possible"), ValSrc::Direct => panic!("val as destination should not be possible"),
}; };
let dst_str = dst.repr(dst_adr, *dst_ref); let dst_str = dst.repr(dst_adr, *dst_ref);
@ -151,26 +150,26 @@ impl GameBoy {
*dst_ref = (val as i16 + modifier as i16) as u8; *dst_ref = (val as i16 + modifier as i16) as u8;
} }
fn op_ld16(&mut self, dst: Loc, src: Loc) { fn op_ld16(&mut self, dst: ValSrc, src: ValSrc) {
let pc = self.pc as usize; let pc = self.pc as usize;
let (l, h) = match src { let (l, h) = match src {
Loc::Val => (self.mem[pc + 1], self.mem[pc + 2]), ValSrc::Direct => (self.mem[pc + 1], self.mem[pc + 2]),
_ => todo!(), _ => todo!(),
}; };
let dst_ref = match dst { let dst_ref = match dst {
Loc::Reg(reg) => { ValSrc::Reg(reg) => {
// FIXME assuming DD is a typo for DE... // FIXME assuming DD is a typo for DE...
let reg_loc = reg.into(); let reg_loc = reg.into();
&mut self.reg[reg_loc..=reg_loc + 1] &mut self.reg[reg_loc..=reg_loc + 1]
} }
Loc::Val => panic!("value as dst is not allowed!"), ValSrc::Direct => panic!("value as dst is not allowed!"),
_ => todo!(), _ => todo!(),
}; };
match dst { match dst {
Loc::Reg(_) => println!("ld16 {dst:6?} <- 0x{h:02x}{l:02x}"), ValSrc::Reg(_) => println!("ld16 {dst:6?} <- 0x{h:02x}{l:02x}"),
_ => panic!("print address"), _ => panic!("print address"),
} }
@ -185,9 +184,9 @@ impl GameBoy {
(hadr << 8) + ladr (hadr << 8) + ladr
} }
fn store16(&mut self, loc: Loc, _loc_val: u8, h: u8, l: u8) { fn store16(&mut self, loc: ValSrc, _loc_val: u8, h: u8, l: u8) {
match loc { match loc {
Loc::Reg(dst_reg) => { ValSrc::Reg(dst_reg) => {
let dst_reg: usize = dst_reg.into(); let dst_reg: usize = dst_reg.into();
self.reg[dst_reg] = h; self.reg[dst_reg] = h;
self.reg[dst_reg + 1] = l; self.reg[dst_reg + 1] = l;
@ -284,15 +283,15 @@ impl GameBoy {
Ld(dst, src) => self.op_ld(dst, src, 0), Ld(dst, src) => self.op_ld(dst, src, 0),
Ld16(dst, src) => self.op_ld16(dst, src), Ld16(dst, src) => self.op_ld16(dst, src),
LdInc(src) => { LdInc(src) => {
self.op_ld(Loc::Reg(Register::A), src, 1) self.op_ld(ValSrc::Reg(Register::A), src, 1)
} }
LdDec(src) => { LdDec(src) => {
self.op_ld(Loc::Reg(Register::A), src, -1) self.op_ld(ValSrc::Reg(Register::A), src, -1)
} }
Or(src) => { Or(src) => {
let v = match src { let v = match src {
Loc::Reg(r) => self.reg[r], ValSrc::Reg(r) => self.reg[r],
Loc::Mem(ref src) => { ValSrc::Mem(ref src) => {
let err_text = "Or Mem(Reg) only defined for register HR)"; let err_text = "Or Mem(Reg) only defined for register HR)";
let AddrLoc::Reg(src) = src else { let AddrLoc::Reg(src) = src else {
panic!("Invalid op: {err_text}"); panic!("Invalid op: {err_text}");
@ -300,7 +299,7 @@ impl GameBoy {
assert!(src == &Register::HL, "{err_text}"); assert!(src == &Register::HL, "{err_text}");
self.mem[self.reg[*src] as usize] self.mem[self.reg[*src] as usize]
}, },
Loc::Val => self.mem[pc+1], ValSrc::Direct => self.mem[pc+1],
_ => panic!("invalid command") _ => panic!("invalid command")
}; };
self.reg[Register::A] |= v; self.reg[Register::A] |= v;

View File

@ -21,16 +21,16 @@ pub enum Instr {
Pop(Register), Pop(Register),
// Load // Load
Ld(Loc, Loc), Ld(ValSrc, ValSrc),
Ld16(Loc, Loc), Ld16(ValSrc, ValSrc),
LdInc(Loc), // loads into A LdInc(ValSrc), // loads into A
LdDec(Loc), // loads into A LdDec(ValSrc), // loads into A
// Arith // Arith
// TODO can we do Inc16/Inc8 with one via Register::WIDE // TODO can we do Inc16/Inc8 with one via Register::WIDE
Inc(Register), Inc(Register),
Dec(Register), Dec(Register),
Or(Loc), // TODO all bit can probably be done with this one Or(ValSrc), // TODO all bit can probably be done with this one
// CPU ctl // CPU ctl
Di, Di,
@ -45,16 +45,15 @@ pub enum Instr {
#[derive(Debug)] #[derive(Debug)]
pub enum AddrLoc { pub enum AddrLoc {
Reg(Register), Reg(Register),
Mem, Direct,
Val,
} }
#[derive(Debug)] #[derive(Debug)]
pub enum Loc { // TODO this should probably be called ValSrc or similar pub enum ValSrc {
Reg(Register), // direct Reg(Register), // direct
Mem(AddrLoc), Mem(AddrLoc),
HMem(AddrLoc), HMem(AddrLoc),
Val, // TODO and then this Direct Direct,
} }
#[derive(Debug, Copy, Clone, PartialEq)] #[derive(Debug, Copy, Clone, PartialEq)]
@ -140,12 +139,12 @@ impl fmt::Binary for Register {
} }
} }
impl Loc { impl ValSrc {
pub fn repr(&self, adr: usize, val: u8) -> String { pub fn repr(&self, adr: usize, val: u8) -> String {
match self { match self {
Loc::Reg(_) => format!("{self:6?}"), ValSrc::Reg(_) => format!("{self:6?}"),
Loc::Mem(_) | Loc::HMem(_) => format!("({adr:#06x})"), ValSrc::Mem(_) | ValSrc::HMem(_) => format!("({adr:#06x})"),
Loc::Val => format!("{val:#04x}"), ValSrc::Direct => format!("{val:#04x}"),
} }
} }
} }
@ -179,7 +178,8 @@ impl TryFrom<u8> for Operation {
fn try_from(value: u8) -> Result<Self, Self::Error> { fn try_from(value: u8) -> Result<Self, Self::Error> {
use Instr::*; use Instr::*;
use Loc::*; use ValSrc::*;
use Register::*;
let (inst, cycl, offs) = match value { let (inst, cycl, offs) = match value {
0b00_000_000 => (Nop, 1, 1), 0b00_000_000 => (Nop, 1, 1),
@ -188,12 +188,12 @@ impl TryFrom<u8> for Operation {
0b11_001_101 => (Call, 6, 3), 0b11_001_101 => (Call, 6, 3),
0b11_001_001 => (Ret, 4, 1), 0b11_001_001 => (Ret, 4, 1),
0b11_110_011 => (Di, 1, 1), 0b11_110_011 => (Di, 1, 1),
0b11_101_010 => (Ld(Mem(AddrLoc::Val), Reg(Register::A)), 4, 3), 0b11_101_010 => (Ld(Mem(AddrLoc::Direct), Reg(A)), 4, 3),
0b11_100_000 => (Ld(HMem(AddrLoc::Val), Reg(Register::A)), 3, 2), 0b11_100_000 => (Ld(HMem(AddrLoc::Direct), Reg(A)), 3, 2),
0b00_101_010 => (LdInc(Mem(AddrLoc::Reg(Register::HL))), 2, 1), 0b00_101_010 => (LdInc(Mem(AddrLoc::Reg(HL))), 2, 1),
0b00_111_010 => (LdDec(Mem(AddrLoc::Reg(Register::HL))), 2, 1), 0b00_111_010 => (LdDec(Mem(AddrLoc::Reg(HL))), 2, 1),
0b10_110_110 => (Or(Mem(AddrLoc::Reg(Register::HL))), 2, 1), 0b10_110_110 => (Or(Mem(AddrLoc::Reg(HL))), 2, 1),
0b11_110_110 => (Or(Val), 2, 1), 0b11_110_110 => (Or(Direct), 2, 1),
_ if (value & (HD_MSK | T1_MSK) == 0b10_110_000) => { _ if (value & (HD_MSK | T1_MSK) == 0b10_110_000) => {
(Or(Reg(Register::try_from(value & 0b111)?)), 1, 1) (Or(Reg(Register::try_from(value & 0b111)?)), 1, 1)
} }
@ -211,7 +211,7 @@ impl TryFrom<u8> for Operation {
} }
_ if (value & (HD_MSK | T2_MSK)) == 0b00_000_110 => { _ if (value & (HD_MSK | T2_MSK)) == 0b00_000_110 => {
let reg = Register::try_from((value & T1_MSK) >> 3)?; let reg = Register::try_from((value & T1_MSK) >> 3)?;
(Ld(Reg(reg), Val), 2, 2) (Ld(Reg(reg), Direct), 2, 2)
} }
_ if (value & HD_MSK) == 0b01_000_000 => { _ if (value & HD_MSK) == 0b01_000_000 => {
let dst = Register::try_from((value & T1_MSK) >> 3)?; let dst = Register::try_from((value & T1_MSK) >> 3)?;
@ -220,13 +220,13 @@ impl TryFrom<u8> for Operation {
} }
_ if (value & (HD_MSK | 0b1_000 | T2_MSK)) == 0b00_000_001 => { _ if (value & (HD_MSK | 0b1_000 | T2_MSK)) == 0b00_000_001 => {
let reg = match payload(value) { let reg = match payload(value) {
0b00 => Register::B, 0b00 => B,
0b01 => Register::D, 0b01 => D,
0b10 => Register::H, 0b10 => H,
0b11 => Register::SP, 0b11 => SP,
val => return Err(format!("invalid register {val}")), val => return Err(format!("invalid register {val}")),
}; };
(Ld16(Reg(reg), Val), 3, 3) (Ld16(Reg(reg), Direct), 3, 3)
} }
_ => (Unimpl(value), 0, 0), _ => (Unimpl(value), 0, 0),
}; };